MTU Cork Library Catalogue

Syndetics cover image
Image from Syndetics

Digital integrated circuits : a design perspective / Jan M. Rabaey.

By: Rabaey, Jan M.
Material type: materialTypeLabelBookSeries: Prentice Hall electronics and VLSI series.Publisher: Upper Saddle River, NJ : Prentice Hall, 1996Description: xviii, 702 p. : ill. ; 24 cm. + hbk.ISBN: 0131786091.Subject(s): Digital integrated circuits -- Design and constructionDDC classification: 621.395
Contents:
Introduction -- Part I: A circuit perspective -- The devices -- The inverter -- Designing combinational logic gates in CMOS -- Very high performance digital circuits -- Designing sequential logic circuits -- Part II: A systems perspective -- Designing arithmetic building blocks -- Coping with interconnect -- Timing issues in digital circuits -- Designing memory and array structures -- Design methodologies.
Holdings
Item type Current library Call number Copy number Status Date due Barcode Item holds
General Lending MTU Bishopstown Library Lending 621.395 (Browse shelf(Opens below)) 1 Available 00068444
Total holds: 0

Enhanced descriptions from Syndetics:

Intended for use in an undergraduate senior-level digital circuit design class. Advanced material appropriate for graduate courses.

Progressive in content and form, this practical text successfully bridges the gap between the circuit perspective and system perspective of digital integrated circuit design. Beginning with solid discussions on the operation of electronic devices and and in-depth analysis of the nucleus of digital design, the text maintains a consistent, logical flow of subject matter throughout, addressing today's most significant and compelling industry topics: the impact of interconnect, design for low power, issues in timing and clocking, design methodologies, and the tremendous effect of design automation on the digital design perspective.

Includes bibliographical references and index.

Introduction -- Part I: A circuit perspective -- The devices -- The inverter -- Designing combinational logic gates in CMOS -- Very high performance digital circuits -- Designing sequential logic circuits -- Part II: A systems perspective -- Designing arithmetic building blocks -- Coping with interconnect -- Timing issues in digital circuits -- Designing memory and array structures -- Design methodologies.

Table of contents provided by Syndetics

  • I The Fabrics
  • 1 Introduction
  • A Historical Perspective
  • Issues in Digital Integrated Circuit Design
  • Quality Metrics of a Digital Design
  • 2 The Manufacturing Process
  • The CMOS Manufacturing Process
  • Design Rules-The Contract between Designer and Process Engineer
  • Packaging Integrated Circuits
  • Perspective-Trends in Process Technology
  • 3 The Devices
  • The Diode
  • The MOS(FET) Transistor
  • A Word on Process Variations
  • Perspective: Technology Scaling
  • 4 The Wire
  • A First Glance
  • Interconnect Parameters-Capitance, Resistance, and Inductance
  • Electrical Wire Models
  • SPICE Wire Models
  • Perspective: A Look into the Future
  • II A Circuit Perspective
  • 5 The CMOS Inverter
  • The Static CMOS Inverter-An Intuitive Perspective
  • Evaluating the Robustness of the CMOS Inverter: The Static Behavior
  • Performance of CMOS Inverter: The Dynamic Behavior
  • Power, Energy, and Energy-Delay
  • Perspective: Technology Scaling and Its Impact on the Inverter Metrics
  • 6 Designing Combinational Logic Gates in CMOS
  • Static CMOS Design
  • Dynamic CMOS Design
  • How to Choose a Logic Style? Perspective: Gate Design in the Ultra Deep-Submicron Era
  • 7 Designing Sequential Logic Circuits
  • Timing Metrics for Sequential Circuits
  • Classification of Memory Elements
  • Static Latches and Registers
  • Dynamic Latches and Registers
  • Pulse Registers
  • Sense-Amplifier Based Registers
  • Pipelining: An Approach to Optimize Sequential Circuits
  • Non-Bistable Sequential Circuits
  • Perspective: Choosing a Clocking Strategy
  • III A System Perspective
  • 8 Implementation Strategies for Digital ICS
  • From Custom to Semicustom and Structured-Array Design Approaches
  • Custom Circuit Design
  • Cell-Based Design Methodology
  • Array-Based Implementation Approaches
  • Perspective-The Implementation Platform of the Future
  • 9 Coping with Interconnect
  • Capacitive Parasitics
  • Resistive Parasitics
  • Inductive Parasitics
  • Advanced Interconnect Techniques
  • Perspective: Networks-on-a-Chip
  • 10 Timing Issues in Digital Circuits
  • Timing Classification of Digital Systems
  • Synchronous Design-An In-Depth Perspective
  • Self-Timed Circuit Design
  • Synchronizers and Arbiters
  • Clock Synthesis and Synchronization Using a Phased-Locked Loop
  • Future Directions and Perspectives
  • 11 Designing Arithmetic Building Blocks
  • Datapaths in Digital Processor Architectures
  • The Adder
  • The Multiplier
  • The Shifter
  • Other Arithmetic Operators
  • Power and Spped Trade-Offs in Datapath Structures
  • Perspective: Design as a Trade-off
  • 12 Designing Memory and Array Structures
  • The Memory Core
  • Memory Peripheral Circuitry
  • Memory Reliability and Yield
  • Power Dissipation in Memories
  • Case Studies in Memory Design
  • Perspective: Semiconductor Memory Trends and Evolutions
  • Problem Solutions
  • Index

Powered by Koha